### 工學博士 學位論文

## SVC

A Study on the Reactive Power Compensation using Instantaneous Power for Self-Commutated Static Var Compensator

### 指導教授 金 潤 植

## 2000年 2月

## 韓國海洋大學校 大學院

### 機關工學科 電氣電子制御專攻

嚴 相五

| Abstrac | ct        | •••••                                   | iii |
|---------|-----------|-----------------------------------------|-----|
|         |           |                                         | v   |
|         | ••••••••• |                                         | vii |
|         | •••••••   |                                         | ix  |
| 1       |           |                                         |     |
| 1.1     |           | • • • • • • • • • • • • • • • • • • • • |     |
| 1.2     |           |                                         |     |
| 1.3     |           | •••••                                   |     |
| 2       | SVC       |                                         | 5   |
| 2.1     |           |                                         | 8   |
| 2.2     | 5         |                                         |     |
| 2.3     | 5         |                                         |     |
| 3       |           | SVC                                     |     |
| 3.1     | dq        | ••••••                                  |     |
| 3.2     | VQ        |                                         |     |
| 3.3     |           |                                         | 28  |
| 3.      | 3.1       | •••••                                   | 28  |
| 3.      | .3.2      |                                         |     |
| 3.      | .3.3      |                                         |     |
| 3.4     |           |                                         |     |
| 3.      | 4.1       |                                         |     |
| 3.      | 4.2       |                                         |     |
|         | 3.4.2.1   |                                         |     |
|         | 3.4.2.2   |                                         |     |
| 4       |           |                                         |     |
| 4.1     |           |                                         |     |
| 4.2     |           |                                         |     |

| 4.3      |  |
|----------|--|
| 4.4      |  |
| 4.5      |  |
| 4.5.1    |  |
| 4.5.2    |  |
| 4.5.3    |  |
| 5        |  |
| ••••••   |  |
| APPENDIX |  |

A Study on the Reactive Power Compensation using Instantaneous Power for Self-Commutated Static Var Compensator

Eum, Sang O

Department of Marine Engineering Graduate School, Korea Maritime University Pusan, Republic of Korea

#### Abstract

The static var compensator(SVC) plays an important role in larger and more complex electric power systems. Rapid and continuous reactive compensation by the SVC contributes to voltage stabilization, power oscillation damping, overvoltage suppression, minimization of transmission losses and so on.

The multilevel inverters connected in series are suitable for high voltage systems because of their circuit structure. They are capable of reducing harmonic component in the AC source side currents without requiring high frequency switching to the devices.

The main problem of multilevel inverters without independent DC voltage source is the unbalance of DC capacitor voltage. Problems in using SVC are the voltage unbalance at each stage of DC capacitor and uncontrollability of reactive power in its low region. DC capacitor voltage equalization is required to ensure the even sharing of voltage stresses in

the power devices, and to compensate accurately reactive power.

In this paper, harmonic current components were analyzed to solve these problems and it was found that the voltage distortion of the DC capacitor is caused by the harmonics in resistive mode operation and/or low reactive power.

In addition, the zero point of DC capacitor voltage deviation is investigated by analyzing resistive mode operation and/or low reactive power. It gives a control table for DC capacitor voltage equalization. Asymmetrical Pulse Amplitude Modulation(PAM) switching pattern is suggested to equalize DC capacitor voltage. The principle of asymmetrical PAM switching pattern is time shifting of charging or discharging period of DC capacitor by controlling angle.

By using the control table, asymmetrical PAM switching pattern is realized to equalize DC capacitor voltage.

Instantaneous power vector theory which can expresses the instantaneous apparent power vector is proposed to control reactive power. The validity of the proposed method is confirmed by simulation studies and experiments.

| Ϋ́s                           | : | voltage of power line [V]                                            |
|-------------------------------|---|----------------------------------------------------------------------|
| Ϋ́ <sub>R</sub>               | : | receiving end voltage of connection point to self-commutated SVC [V] |
| $\dot{V}_{SVG}$               | : | output voltage of SVC [V]                                            |
| İ <sub>svg</sub>              | : | output current of SVC [A]                                            |
| $L_{SVG}$                     | : | output reactor [H]                                                   |
| Ś                             | : | apparent power [VA]                                                  |
| Р                             | : | active power [W]                                                     |
| Q                             | : | reactive power [Var]                                                 |
| $\phi$                        | : | phase difference between system voltage and SVC output voltage       |
| С                             | : | capacity [µF]                                                        |
| $V_{AMP}$                     | : | amplitude of receiving end voltage                                   |
| V *                           | : | reference voltage                                                    |
| i <sup>*</sup> <sub>D</sub>   | : | reactive current order value                                         |
| i <sup>*</sup> Q              | : | active current order value                                           |
| v <sup>*</sup> <sub>SVG</sub> | : | output voltage order value                                           |
| i <sub>D</sub>                | : | reactive current                                                     |
| i <sub>Q</sub>                | : | active current                                                       |
| θ                             | : | voltage phase                                                        |
| $V_{DC}$                      | : | reference voltage of DC capacitor                                    |
| V <sup>*</sup> <sub>DC</sub>  | : | voltage order value of DC capacitor                                  |
| Ϋ́ i                          | : | voltage vector of inverter                                           |

| İ                    | : | current vector of inverter                           |
|----------------------|---|------------------------------------------------------|
| İ,                   | : | real current component of current vector             |
| İ,                   | : | image current component of current vector            |
| Х                    | : | impedance of transformer                             |
| v <sub>svg</sub>     | : | variable voltage source of SVC                       |
| r <sub>SVG</sub>     | : | equivalent resistance befitting to loss              |
| <i>R</i> *           | : | compensating resistance                              |
| ν<br>svGaβ           | : | voltage order value of variable voltage source       |
| $\dot{q}_{Llphaeta}$ | : | instantaneous power of output reactor $L_{SVG}$      |
| $Q^{*}{}_{AMP}$      | : | amplitude of instantaneous power order value         |
| Q                    | : | electric charge quantity flow in power devices point |
|                      | : | manipulation phase angle                             |

| Fig. 2.1  | Basic principle of SVC9                                        |
|-----------|----------------------------------------------------------------|
| Fig. 2.2  | Basic operation mode of SVC 12                                 |
| Fig. 2.3  | Circuit configuration of diode clamp type 5 level inverter 15  |
| Fig. 2.4  | Current flow at a voltage dividing point 16                    |
| Fig. 2.5  | Switching operation of 5 level inverter                        |
| Fig. 2.6  | Model of 5 level inverter                                      |
| Fig. 3.1  | Control block diagram of dq coordinates mode21                 |
| Fig. 3.2  | Inverter voltage · current vector diagram                      |
| Fig. 3.3  | Control block diagram of VQ vector control mode25              |
| Fig. 3.4  | Simulation circuit                                             |
| Fig. 3.5  | Schematic diagram of vector                                    |
| Fig. 3.6  | Make out of voltage order value 33                             |
| Fig. 3.7  | Vector (phase reference of receiving end vlotage $\dot{v}_R$ ) |
| Fig. 3.8  | Control block diagram of proposition mode                      |
| Fig. 3.9  | Voltage variations of 5 level inverter output waveform 44      |
| Fig. 3.10 | Relation between voltage and current(p $\cdot$ f=0) 44         |
| Fig. 3.11 | Basic pattern 47                                               |
| Fig. 3.12 | Asymmetrical pattern                                           |
| Fig. 3.13 | SVC model using 5 level inverter                               |
| Fig. 3.14 | Relation between control angle and voltage $V_1$ at resistive  |
|           | mode                                                           |
| Fig. 3.15 | Schematic diagram of control system                            |
| Fig. 4.1  | Compensation power at resistor mode                            |
| Fig. 4.2  | Compensation power at condenser mode[200V 195V]55              |
| Fig. 4.3  | Compensation power at condenser mode[200V 185V]56              |
| Fig. 4.4  | Compensation power at condenser mode[200V 205V]56              |
| Fig. 4.5  | Variation of compensation power57                              |
|           |                                                                |

| Fig. 4.6  | Experimental results without consideration of harmonic |
|-----------|--------------------------------------------------------|
|           | components                                             |
| Fig. 4.7  | Experimental results with consideration of harmonic    |
|           | components                                             |
| Fig. 4.8  | 5 level voltage, current wave of C Mode                |
| Fig. 4.9  | Compensation resistance R <sup>*</sup> 65              |
| Fig. 4.10 | Response of $V_{AMP}$                                  |
| Fig. 4.11 | Size of compensation resistance $R^{\ast}$ 66          |
| Fig. 4.12 | Main circuit of 5 level inverter                       |
| Fig. 4.13 | Configuration of SVC using 5 level inverter71          |
| Fig. 4.14 | Signal relation between order value and gate pulse73   |

| Table 2.                         | 1 Conditions and modes of SVC11                                |
|----------------------------------|----------------------------------------------------------------|
| Table 2.                         | 2 Voltage of across clamp diode14                              |
| Table 2.                         | 3 Output voltage and switching patterns of 5 level inverter 17 |
| Table 3.                         | Relation between control angle and voltage variation of        |
|                                  |                                                                |
|                                  | capacitors                                                     |
| Table 3.                         | capacitors                                                     |
| Table 3.<br>Table 3.             | capacitors                                                     |
| Table 3.<br>Table 3.<br>Table 4. | capacitors                                                     |



1

SVC (Static Var Compensator)

.

가 가 가 , , , SVC 가 .

 アト
 アト
 ,

 SVCアト
 .

 SVC
 - (爐)
 ,

 3
 ,
 ,

 アト
 [1],[2],[3],[4],[5].

1970 Thyristor Switched Capacitor SVC 가 <sup>[6].[7].[8].[9]</sup>

GTO(Gate Turn off

,

GTO 가가 , 1990 GTO 가 IGBT (Insulated Gate Bipolar Transistor) GTO

•

Thyristor)

가 가 가 Custom Power 가 . . . SVC . SVC 가 High Power Electronics

가 가



| <b>7!</b> <sup>[12]</sup> . | , | GT O    | 3 |
|-----------------------------|---|---------|---|
| SVC                         | 가 | , 2     |   |
| (f <sub>sw</sub> 500Hz)     |   | DC link | 가 |
| [15]                        |   |         |   |

가 , 가 .

가 .



, 가 . , 가 , 가 ,



, 가.

|   | , |           |
|---|---|-----------|
|   | 가 | [16],[19] |
|   | 3 |           |
|   | , |           |
| 5 | 가 |           |



[21]

가

가 [20].

,

,

.

가

가 . PAM

. フŀ

,

[12] ,

. 5

, 가 SVC

*R* \*

PWM(Pulse Width Modulation)

#### PAM(Pulse Amplitude Modulation)

,

가

~1

SVC

,

•

5 .

# 2 SVC

5 .

### 3 SVC

, . 5 SVC

# 4 5

,

## 5

·

.



# 5

## 2.1

,

.

가 . 가

,

.

가 . 가 가 .

•

•

,

,

가

,

.

,

가

,

가

SVC

•



Fig. 2.1 Basic principle of SVC

Fig. 2.1SVC
$$7$$
 $\dot{V}_S$ ,  $\dot{V}_R$ SVC,  $\dot{V}_{SVG}$ 

SVC ,  $\dot{I}_{SVG}$  SVC ,  $L_{SVG}$  .

$$\dot{V_R} = V_R e^{j (\omega t)}$$
(2.1)

$$\dot{V}_{SVG} = V_{SVG} e^{j(\omega t - \phi)}$$
(2.2)

. SVC

$$\dot{I}_{SVG} = \frac{1}{j\omega L_{SVG}} \left( \dot{V}_R - \dot{V}_{SVG} \right)$$
(2.3)

$$\dot{I}_{SVG} = \frac{1}{j \omega L_{SVG}} \left( V_R - V_{SVG} e^{-j\phi} \right) e^{j\omega t}$$
(2.4)

,

, SVC 
$$\dot{S}$$

$$\dot{S} = P + j Q = \dot{V}_R \quad \dot{I}_{SVG}$$

$$= \frac{1}{\omega L_{SVG}} \left\{ V_R \quad V_{SVG} \sin \phi + j \left( V_R^2 - V_R \quad \dot{V}_{SVG} \cos \phi \right) \right\}$$
(2.5)

Р Q

$$P = \frac{1}{\omega L_{SVG}} V_R V_{SVG} \sin \phi$$
 (2.6)

$$Q = \frac{1}{\omega L_{SVG}} \left( V_R^2 - V_R V_{SVG} \cos \phi \right)$$
(2.7)

.

 $V_{S}$  $\dot{V}_{SVG}$  $\dot{V}_{SVG}$ 

.

, 
$$\dot{v}_{SVG}$$
  $\dot{v}_{S}$  SVC "0"  
,  $\dot{v}_{SVG}$   $\dot{v}_{S}$  SVC (

) , 
$$\dot{V}_{SVG}$$
  $\dot{V}_{S}$  SVC (  
) .  
(2.6), (2.7) Table 2.1 SVC

Table 2.1 Conditions and modes of SVC

| condition             | reactive power | mode            |  |
|-----------------------|----------------|-----------------|--|
| $\dot{V}_{SVG} = V_S$ | Q = 0          | resistive mode  |  |
| $\dot{V}_{SVG} > V_S$ | Q < 0          | capacitive mode |  |
| $\dot{V}_{SVG} < V_S$ | Q > 0          | reactive mode   |  |

SVC

.

가가. SVC

,



가 , SVC ( ) 가 .



a) SVC & power line phase



b) SVC & power line waveform

Fig. 2.2 Basic operation mode of SVC



,



, SVC

가 . 가

Fig. 2.3 5

 ,
 4

 5
  $V_2 \sim V_{-2}$  

 7
 .
 , 1

8 5 7F

(Table 2.3) ,

4 , 2 1/4 , 4 . , Fig. 2.3 3

> 가 가 2



Table 2.2 Voltage of across clamp diode

| $D_{1x}$  | $V_2 - V_1 = V_{DC}/4$        |
|-----------|-------------------------------|
| $D_{2x}$  | $V_2 - V_0 = V_{DC}/2$        |
| $D_{3x}$  | $V_2 - V_{-1} = 3 V_{DC} / 4$ |
| $D_{-1x}$ | $V_1 - V_{-2} = 3 V_{DC} / 4$ |
| $D_{-2x}$ | $V_0 - V_{-2} = V_{DC}/2$     |
| $D_{-3x}$ | $V_{-1} - V_{-2} = V_{DC}/4$  |



Fig. 2.3 Circuit configuration of diode clamp type

5 level inverter



Fig. 2.4 Current flow at voltage dividing point

2.3 5





| Table | 2.3 | Output | voltage | and  | switching | patterns | of |
|-------|-----|--------|---------|------|-----------|----------|----|
|       |     |        | 5 level | inve | rter      |          |    |

| $vI_x$                | $S_{1x}$ | $S_{2x}$ | $S_{3x}$ | $S_{4x}$ | $S_{-1x}$ | $S_{-2x}$ | $S_{-3x}$ | <i>S</i> <sub>-4x</sub> |
|-----------------------|----------|----------|----------|----------|-----------|-----------|-----------|-------------------------|
| $V_2 = V_{DC}/2$      | 1        | 1        | 1        | 1        | 0         | 0         | 0         | 0                       |
| $V_1 = V_{DC}/4$      | 0        | 1        | 1        | 1        | 1         | 0         | 0         | 0                       |
| $V_0 = 0$             | 0        | 0        | 1        | 1        | 1         | 1         | 0         | 0                       |
| $V_{-1} = - V_{DC}/4$ | 0        | 0        | 0        | 1        | 1         | 1         | 1         | 0                       |
| $V_{-2} = - V_{DC}/2$ | 0        | 0        | 0        | 0        | 1         | 1         | 1         | 1                       |



Fig. 2.5 Switching operation of 5 level inverter



Fig. 2.6 Model of 5 level inverter

# **3 SVC**

## 3.1 dq

| Fig. 3.1 | SVC             |   | dq                    |                         |
|----------|-----------------|---|-----------------------|-------------------------|
|          |                 |   | dq                    | 3 /2                    |
|          | . ,             |   |                       |                         |
|          |                 |   | ( d                   | )                       |
|          |                 |   | (q                    | )                       |
|          |                 |   |                       |                         |
|          |                 |   | $V_{AMP}$             | $V^*_{AMP}$             |
|          | PI              |   | $i_D^*$               |                         |
|          | V <sub>DC</sub> |   | $V_{DC}^{*}$          | PI                      |
|          | $i_{\it Q}^*$   |   | dq                    | SVC                     |
|          |                 |   |                       |                         |
|          | 2 /3            |   |                       | ,*<br>V <sub>S VG</sub> |
|          |                 |   |                       |                         |
|          |                 |   |                       | SVC                     |
| 가        |                 |   |                       |                         |
|          |                 |   | $i_{\mathcal{Q}}^{*}$ | ,                       |
|          | $i_D^*$         | 가 | 가                     |                         |
|          |                 | 가 |                       | ,                       |
| 가        |                 |   |                       |                         |
| dq       |                 |   | , ,                   | 가                       |
| • • •    |                 | 2 |                       | ,                       |
|          |                 |   |                       |                         |





\* 는 지령값 표시

Fig. 3.1 Control block diagram of dq coordinates mode







Fig. 3.2 Inverter voltage · current vector diagram

Fig.3.2

$$V_s, V_i$$
,  $I_i$ ,  $I_i$ ,  $X$ 

$$\dot{V}_i = \dot{V}_s + X \dot{I} \tag{3.1}$$

$$\dot{I} = \dot{I_r} + \dot{I_i} \tag{3.2}$$

$$\vec{X} \quad \vec{I} = X \quad \vec{I}_r + X \quad \vec{I}_i \tag{3.3}$$

$$V_u, V_v, V_w$$
  $I_u, I_v, I_w$   $\alpha\beta$   
P, Q7t .

$$P = V_{\alpha}I_{\alpha} + V_{\beta}I_{\beta} \tag{3.4}$$

$$Q = V_{\alpha}I_{\beta} - V_{\beta}I_{\alpha}$$
(3.5)

$$\mathbf{P}, \mathbf{Q} \qquad I_r, \ I_i \qquad \qquad ,.$$

$$I_r = \frac{P}{V} \tag{3.6}$$

$$I_i = \frac{Q}{V} \tag{3.7}$$

$$V = \max(|V_{u}|, |V_{v}|, |V_{w}|, |V_{uv}|, |V_{vw}|, |V_{wu}|)$$
(3.8)

$$(3.1) \qquad 7 \qquad I_r, I_i \qquad (VQ)$$

). Fig. 3.3



Fig. 3.3 Control block diagram of VQ vector control mode



•

$$k = \sqrt{A_0^2 + B_0^2} \propto V_i$$
 (3.9)

$$\theta = \tan^{-1} (A_0 / B_0)$$
 (3.10)

$$A_{0} = V_{s} + X I_{i}$$
 (3.11)

$$B_0 = X I_r \tag{3.12}$$

dq

$$V_{u} = V \sin \omega t$$

$$V_{v} = V \sin \left(\omega t - \frac{2\pi}{3}\right)$$

$$V_{v} = V \sin \left(\omega t + \frac{2\pi}{3}\right)$$
(3.13)

.

αβ
$$V_{\alpha} = \frac{3}{2} V \sin \omega t$$

$$V_{\beta} = \frac{3}{2} V \cos \omega t$$
(3.14)

$$\begin{pmatrix} P \\ Q \end{pmatrix} \equiv \begin{pmatrix} V_{\alpha} & V_{\beta} \\ - & V_{\beta} & V_{\alpha} \end{pmatrix} \begin{pmatrix} I_{\alpha} \\ I_{\beta} \end{pmatrix}$$
(3.15)

$$\begin{pmatrix} P \\ Q \end{pmatrix} \equiv \frac{3}{2} V \begin{pmatrix} \sin \omega t & \cos \omega t \\ & & \\ -\cos \omega t & \sin \omega t \end{pmatrix} \begin{pmatrix} I_{\alpha} \\ I_{\beta} \end{pmatrix}$$
(3.16)

•

가

3.3.1

•

Fig. 3.4SVC.SVC,7. $r_{svg}$ 7 $\dot{v}_{svg}$ 7 $r_{svg}$ 77. $L_{svg}$ , CSVC,. $\dot{v}_s$ , L, r

,

•

, R . , SVC  $\dot{v_R}$  .

L<sub>SVG</sub> . Fig. 3.4 A , <sub>v<sub>SVG</sub> 가 . , L<sub>SVG</sub></sub>

,

v\* s vG .



Fig. 3.4 Simulation circuit

$$s_{u} = \frac{2 \dot{v}_{SVGu}^{*}}{V_{DC}^{*}}, \quad s_{v} = \frac{2 \dot{v}_{SVGv}^{*}}{V_{DC}^{*}}, \quad s_{w} = \frac{2 \dot{v}_{SVGw}^{*}}{V_{DC}^{*}}$$
(3.17)

 $i_{DC}$ 

$$i_{DC} = s_u i_u + s_v i_v + s_w i_w$$
(3.18)

,

•

SVC 
$$7$$
  $v_{SVG}$ 

i<sub>s vg</sub> 가







,





SVC 
$$v_R$$



, , SVC  

$$j \omega L_{SVG} i_{SVG}$$
,  $v^*_{L\alpha\beta}$ ,  
 $r_{SVG} i_{SVG}$ ,  $R^* i^*_{P\alpha\beta}$  Fig. 3.6  
.  
Fig. 3.4 7;  $v^*_{SVG\alpha\beta}$   
 $i_{X\alpha\beta}$ ,  $v^*_{SVG\alpha\beta}$ 

 $R^* i^*{}_{Plphaeta}$  .

$$\dot{v}^*_{SVG\alpha\beta} = \dot{v}^*_{L\alpha\beta} + R^* i^*_{P\alpha\beta} + \dot{v}_{R\alpha\beta}$$
(3.19)

$$f_{\alpha\beta} = \begin{pmatrix} f_{\alpha} \\ f_{\beta} \end{pmatrix} (f \quad v^*_{SVG}, i^*_{Q})$$

L <sub>SVG</sub>

•

## SVC가

L <sub>SVG</sub>

.

*r <sub>S VG</sub>*가

,

•

*V<sub>DC</sub>* 가

 $r_{SVG}$  7  $R^*$  (,

)





•



Fig. 3.6 Make out of voltage order value



Fig. 3.7 Vector(phase reference of receiving end vlotage  $\dot{v}_R$ )



Fig. 3.8 Control block diagram of proposition mode

(a)  $\alpha\beta$ 

. ν <sub>L αβ</sub>

$$\dot{v}_{L\alpha\beta} = \begin{pmatrix} V_L \cos\theta' \\ \\ V_L \sin\theta' \end{pmatrix}$$
(3.20)

, 
$$V_L = \sqrt{v_{L\alpha}^2 + v_{L\beta}^2}$$
 ,  $\theta' \qquad L_{SVG}$   
SVC  $\dot{i}_{SVG}$ 

$$\dot{i}_{SVG} = \begin{pmatrix} i_{SVG\alpha} \\ \\ \\ i_{SVG\beta} \end{pmatrix} = \begin{pmatrix} I_{AMP} \sin \theta' \\ \\ - I_{AMP} \cos \theta' \end{pmatrix}$$
(3.21)

, 
$$I_{AMP} = \sqrt{i^2}_{SVG\alpha} + i^2_{SVG\beta}$$
 .  $L_{SVG}$ 

$$\dot{q}_{L\alpha\beta} \equiv \begin{pmatrix} v_{L\alpha} i_{SVG\alpha} \\ v_{L\beta} i_{SVG\beta} \end{pmatrix} = \begin{pmatrix} Q_{AMP} \sin \theta' \cos \theta' \\ - Q_{AMP} \sin \theta' \cos \theta' \end{pmatrix}$$
(3.22)

$$Q_{AMP} = V_L I_{AMP} \qquad .$$

$$SVC \qquad L_{SVG}$$

$$\dot{v}_L \qquad , \qquad \dot{v}_R$$

$$\begin{array}{cccc} \theta & & & & \\ Q^{*}{}_{AMP} & V^{*}{}_{AMP} & & \\ PI & , & L_{SVG} & \theta' \\ \dot{v}_{R} & \theta & & & \dot{q}^{*}{}_{L\alpha\beta} & Q^{*}{}_{AMP} \\ & & \dot{v}_{R} & \theta & & & & \\ \end{array}$$

$$\dot{q}^{*}_{L\alpha\beta} = \begin{pmatrix} Q^{*}_{AMP} \sin\theta\cos\theta \\ - Q^{*}_{AMP} \sin\theta\cos\theta \end{pmatrix}$$
(3.23)

Fig. 3.8
$$Q^*_{AMP}$$
SVC. , $Q^*_{AMP}$ ,

$$Q^*_{AMP}$$
 .

(b) 
$$\alpha\beta$$
 SVC  $\dot{i}_{SVG\alpha\beta}$   
 $r_{SVG}$  7; ,  $\dot{v}_{R\alpha\beta}$  .  
 $\dot{v}_{R}$   $\dot{i}_{SVG\alpha\beta}$  90°  
90°.

$$i^*_{Q\alpha\beta}$$
  $i_{SVG\alpha\beta}$ 

$$_{\alpha\beta}$$
  $I_{AMP}$ 

,

$$i^{*}_{Q\alpha\beta} = \frac{I_{AMP}}{V_{AMP}} \begin{pmatrix} V_{AMP} \sin\theta \\ - V_{AMP} \cos\theta \end{pmatrix}$$
(3.24)

(3.24)





3.4.1

5 Fig. 2.6 
$$Fig. 2.6$$
  
 $Fig. 2.6 1 (U)$ ,  
3 ,  $7^{+}$   
 $r_{SVG}$  ,  $7^{+}$   
 $r_{SVG}$  ,  $7^{+}$   
 $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$  ,  $1$ 

$$i_{SVGu} = I_1 \sin(\omega t + \phi_1) + \sum_{n \neq 1} I_n \sin(n \,\omega t + \phi_n)$$
 (3.25)

1 , 2 n  
. (3.25) 1 n 
$$riangle Q_n$$

•

$$\Delta Q_{2} = 3 \int_{\frac{\alpha_{2}}{\omega}}^{\frac{\pi-\alpha_{2}}{\omega}} [I_{1}\sin(\omega t + \phi_{1}) + \sum_{n \neq 1} I_{n}\sin(n\omega t + \phi_{n})]dt$$

$$= \frac{6I_{1}}{\omega}\cos\phi_{1}\cos\alpha_{2} + \sum_{n = odd}\frac{6I_{1}}{n\omega}\cos\phi_{n}\cos(n\alpha_{2})$$

$$- \sum_{n = even}\frac{6I_{1}}{n\omega}\sin\phi_{n}\sin(n\alpha_{2})$$
(3.26)

$$\Delta Q_{1} = 3 \int_{\frac{\alpha_{1}}{\omega}}^{\frac{\alpha_{2}}{\omega}} [I_{1}\sin(\omega t + \phi_{1}) + \sum_{n \neq 1} I_{n}\sin(n\omega t + \phi_{n})]dt + 3 \int_{\frac{\pi - \alpha_{1}}{\omega}}^{\frac{\pi - \alpha_{1}}{\omega}} [I_{1}\sin(\omega t + \phi_{1}) + \sum_{n \neq 1} I_{n}\sin(n\omega t + \phi_{n})]dt = \frac{6I_{1}}{\omega}\cos\phi_{1}(\cos\alpha_{1} - \cos\alpha_{2}) + \sum_{n = odd}\frac{6I_{n}}{n\omega}\cos\phi_{n}\{\cos(n\alpha_{1}) - \cos(n\alpha_{2})\} - \sum_{n = even}\frac{6I_{n}}{n\omega}\sin\phi_{n}\{\sin(n\alpha_{1}) - \sin(n\alpha_{2})\}$$

$$(3.27)$$

$$\Delta Q_{-1} = 3 \int_{\frac{\pi + \alpha_1}{\omega}}^{\frac{\pi + \alpha_2}{\omega}} [I_1 \sin (\omega t + \phi_1) + \sum_{n \neq 1} I_n \sin (n\omega t + \phi_n)] dt$$

$$+ 3 \int_{\frac{2\pi - \alpha_1}{\omega}}^{\frac{2\pi - \alpha_1}{\omega}} [I_1 \sin (\omega t + \phi_1) + \sum_{n \neq 1} I_n \sin (n\omega t + \phi_n)] dt$$

$$= - \frac{6I_1}{\omega} \cos \phi_1 (\cos \alpha_1 - \cos \alpha_2)$$

$$- \sum_{n = odd} \frac{6I_n}{n\omega} \cos \phi_n \{\cos (n\alpha_1) - \cos (n\alpha_2)\}$$

$$- \sum_{n = even} \frac{6I_n}{n\omega} \sin \phi_n \{\sin (n\alpha_1) - \sin (n\alpha_2)\}$$

$$(3.28)$$

$$\Delta Q_{-2} = 3 \int_{\frac{\pi + \alpha_2}{\omega}}^{\frac{2\pi - \alpha_2}{\omega}} [I_1 \sin(\omega t + \phi_1) + \sum_{n \neq 1} I_n \sin(n\omega t + \phi_n)] dt$$

$$= -\frac{6I_1}{\omega} \cos \phi_1 \cos \alpha_2 - \sum_{n = odd} \frac{6I_n}{n\omega} \cos \phi_n \cos(n\alpha_2)$$

$$- \sum_{n = even} \frac{6I_n}{n\omega} \sin \phi_n \sin(n\alpha_2)$$
(3.29)

$$\Delta Q_0 = - (\Delta Q_2 + \Delta Q_1 + \Delta Q_{-1} + \Delta Q_{-2})$$

$$= \sum_{n = even} \frac{12I_n}{n\omega} \sin \phi_n \sin (n\alpha_1)$$
(3.30)

$$\triangle Q_i \quad (i = -2 \sim 2)$$
$$\triangle Q_{Ci} \quad (i = -2, -1, 1, -2)$$

$$\triangle Q_{C2} = \triangle Q_2 \tag{3.31}$$

$$\Delta Q_{C-2} = -\Delta Q_{-2} \tag{3.33}$$

$$\Delta Q_{C-1} = - \Delta Q_{-1} + \Delta Q_{C-2}$$

$$= - \Delta Q_{-1} - \Delta Q_{-2}$$

$$(3.34)$$

$$C_{i} (i=-2 \sim 2) \qquad C_{i} = C \qquad ,$$

$$1 \qquad \Delta V_{C_{i}} (i=-2, -1, 1, 2)$$

$$\Delta V_{C_i} = \frac{\Delta Q_{C_i}}{C} \tag{3.35}$$

(3.35) 
$$(3.31) \sim (3.34)$$
,  $V_0$  1  
 $\triangle V_i \ (i=-2, -1, 1, 2)$ .

$$\Delta V_2 = \Delta V_{c1} + \Delta V_{c2}$$

$$= \frac{1}{C} (\Delta Q_1 + 2\Delta Q_2)$$
(3.36)

$$\Delta V_{-1} = -\Delta V_{C-1}$$

$$= \frac{1}{C} (\Delta Q_{-1} + \Delta Q_{-2})$$
(3.38)

$$(3.36) \sim (3.39) \qquad \triangle Q_2 \sim \triangle Q_{-2} \qquad , 1$$
$$\triangle V_i \ (i = -2, -1, 1, 2) \qquad .$$

$$\Delta V_2 = \frac{6I_1}{\omega C} \cos \phi_1 (\cos \alpha_1 + \cos \alpha_2)$$

$$+ \sum_{n = odd} \frac{6I_n}{n\omega C} \cos \phi_n \{\cos (n\alpha_1) + \cos (n\alpha_2)\}$$

$$- \sum_{n = even} \frac{6I_n}{n\omega C} \sin \phi_n \{\sin (n\alpha_1) + \sin (n\alpha_2)\}$$

$$(3.40)$$

$$\Delta V_1 = \frac{6I_1}{\omega C} \cos \phi_1 \cos \alpha_1 + \sum_{\substack{n \equiv odd \\ n \in C}} \frac{6I_n}{n \omega C} \cos \phi_n \cos (n \alpha_1) - \sum_{\substack{n \equiv even \\ n \in C}} \frac{6I_n}{n \omega C} \sin \phi_n \sin (n \alpha_1)$$
(3.41)

$$\Delta V_{-1} = -\frac{6I_1}{\omega C} \cos \phi_1 \cos \alpha_1 - \sum_{n = odd} \frac{6I_n}{n\omega C} \cos \phi_n \cos (n\alpha_1)$$

$$- \sum_{n = even} \frac{6I_n}{n\omega C} \sin \phi_n \sin (n\alpha_1)$$
(3.42)

$$\Delta V_{-2} = -\frac{6I_1}{\omega C} \cos \phi_1 (\cos \alpha_1 + \cos \alpha_2)$$
  
- 
$$\sum_{n = odd} \frac{6I_n}{n \omega C} \cos \phi_n \{\cos (n\alpha_1) + \cos (n\alpha_2)\}$$
  
- 
$$\sum_{n = even} \frac{6I_1}{n \omega C} \sin \phi_n \{\sin (n\alpha_1) + \sin (n\alpha_2)\}$$
(3.43)

$$(3.40) \sim (3.43) , \qquad 7!$$

$$V_0 \qquad \cdot \qquad , \qquad 0$$

$$(\phi_1 = \pm \frac{\pi}{2}) , \text{ Fig. } 3.9 \qquad 7! \quad , \qquad 7!$$

$$V_0 \qquad \cdot \qquad , \qquad 7!$$

, ( · ) , Fig. 3.10

SVC 0

가 .



Fig. 3.9 Voltage variations of 5 level inverter output waveform



Fig. 3.10 Relation between voltage and current (p  $\cdot$  f = 0)

3.4.2.1 Fig. 3.11 ( C )  $C_{1}, C_{2}$ 1 가 •  $V_{C1}, V_{C2}$ .  $V_1$ ,  $V_2$ Fig. 3.12  $\Delta \alpha_1, \Delta \alpha_2$ ( )  $C_1, C_2$ 1 . 1  $\Delta \alpha_1, \Delta \alpha_2$ *V*<sub>*C*1</sub>, *V*<sub>*C*2</sub>가  $V_1, V_2$  $\Delta \alpha_1, \Delta \alpha_2$ .  $\Delta \alpha_1, \Delta \alpha_2$ , C  $\triangle V_{C1}, \Delta V_{C2}$ Table 3.1  $\Delta \alpha_1, \Delta \alpha_2$ ,  $V_{C1}, V_{C2}$ 가 . , ( L ) 가  $\Delta \alpha_1, \Delta \alpha_2$  $\triangle V_{C1}, \triangle V_{C2}$  Table 3.1 . SVC V<sub>SVG</sub>  $v_s$ 가  $V_{S}$  $V_{C1}, V_{C2}$  $V_{SVG}$ 

3.4.2

|                          | 1                   |
|--------------------------|---------------------|
|                          |                     |
| $\Delta \alpha_1 > 0$    | $\Delta V_{C1} > 0$ |
| $\Delta \alpha_1 < 0$    | $\Delta V_{C1} < 0$ |
| $\Delta \alpha_2 > 0$    | $\Delta V_{C2} > 0$ |
| $\triangle \alpha_2 < 0$ | $\Delta V_{C2} < 0$ |

Table 3.1 Relation between control angle and voltage

,

•

,

.

,

.

가

| variation | of  | capacitors |
|-----------|-----|------------|
| variation | UI. | capacitors |

4



Fig. 3.11 Basic pattern



Fig. 3.12 Asymmetrical pattern





Fig. 3.13 SVC model using 5 level inverter



$$v_s = V_s \sin(\omega t + \delta) \tag{3.44}$$

$$v_{SVG} = \sum_{n=1,6m\pm 1} \frac{4}{n\pi} \times [V_{C1} \cos(n\alpha_1) \sin(n\omega t - n \triangle \alpha_1) + V_{C2} \cos(n\alpha_2) \sin(n\omega t - n \triangle \alpha_2)]$$
(3.45)

SVC 
$$i_{SVG}$$
 (3.46) (3.44), (3.45)

•

$$L_{SVG} \frac{d}{dt} i_{SVG} = v_s - v_{SVG}$$
(3.46)

,

 $V_1, V_2$   $V_{c1}, V_{c2}$   $V_1 = V_{c1}, V_2 = V_{c1}$ , 1 1  $+ V_{c2}$  $\triangle V_1$ ,

$$\triangle V_2$$
 (3.47), (3.48)

$$\Delta V_{1} = \Delta V_{C1}$$

$$= \frac{1}{C} \int_{\frac{\alpha_{1} - \Delta \alpha_{1}}{\omega}}^{\frac{\pi - \alpha_{1} - \Delta \alpha_{1}}{\omega}} i_{SVG} dt$$
(3.47)

$$\Delta V_{2} = \Delta V_{C2} + \Delta V_{C1}$$

$$= \frac{1}{C} \int_{\frac{\alpha_{2} - \Delta\alpha_{2}}{\omega}}^{\frac{\pi - \alpha_{2} - \Delta\alpha_{2}}{\omega}} i_{SVG} dt + \frac{1}{C} \int_{\frac{\alpha_{1} - \Delta\alpha_{1}}{\omega}}^{\frac{\pi - \alpha_{1} - \Delta\alpha_{1}}{\omega}} i_{SVG} dt$$

$$(3.48)$$

$$V_{DC} (=2 V_2)$$

$$\delta , \quad \triangle V_2 = 0 \qquad 1$$

$$\triangle V_1 \quad (3.49)$$

$$\triangle V_1 = \triangle V_{1f}(V_s, V_1, \triangle \alpha_1, \triangle \alpha_2) + \sum_{n = 6m \pm 1} \triangle V_{1n}(n, V_1, \triangle \alpha_1, \triangle \alpha_2) \quad (3.49)$$

(3.49)  

$$\Delta \alpha_2 = -\Delta \alpha_1 \qquad 7 \downarrow , , n \qquad (n=6m \pm 1)$$

$$\Delta V_1 \qquad \Delta V_{1f}, \Delta V_{1n}$$
(3.50), (3.51) .

$$\Delta V_{1f} = (V_{SVG1} \cos \Delta \alpha_1 - V_s) \times \frac{4 \cos \alpha_1 \cos \alpha_2 \sin \Delta \alpha_1}{\omega^2 L_{SVGg} C(\cos \alpha_1 + \cos \alpha_2)}$$
(3.50)

$$\Delta \alpha_1 = \pm 1.8^\circ, \pm 3.6^\circ, \pm 5.0^\circ$$
  
 $V_1$   
 $\Delta V_1$  Fig. 3.14 . , Fig. 3.14

$$\triangle V_1, \qquad V_2 \ (= 0.5 \ V_{DC}^*)$$

1





Fig. 3.14  $|\Delta \alpha_1| < 5^{\circ}$   $\Delta V_1 = 0$  $V_1 = |\Delta \alpha_1|$ ,  $\Delta V_1 = |\Delta \alpha_1|$ 

Table 3.2

## Table 3.2 Relation between control angle and voltage

.

| V > 0.5 V       | $\Delta \alpha_1 < 0$    | $\Delta \alpha_1 > 0$    |
|-----------------|--------------------------|--------------------------|
| $v_1 > 0.5 v_2$ | $\Delta \alpha_2 > 0$    | $\Delta \alpha_2 < 0$    |
| $V_1 < 0.5 V_2$ | $\triangle \alpha_1 > 0$ | $\triangle \alpha_1 < 0$ |
|                 | $\Delta \alpha_2 < 0$    | $	riangle lpha_2 > 0$    |

| Table 3.2                                 |                 | SVC |                       |
|-------------------------------------------|-----------------|-----|-----------------------|
|                                           | $V_1 = 0.5 V_2$ | ,   |                       |
|                                           | $V_1 = 0.5 V_2$ |     |                       |
|                                           |                 |     | (3.50)                |
| $V_{SVG1} \cos \bigtriangleup \alpha_1 =$ | V <sub>s</sub>  | 가   | , $	riangle V_{1f}$ = |

7 ,  $\triangle V_{lf} = 0$ 

,  $riangle V_{1n}$  (6n ± 1)

 $V_1$  0.5  $V_2$ 

$$V_{s} \quad V_{s \, V_{S \, VG}} \qquad 7 \stackrel{\uparrow}{} \qquad 0$$

$$V_{1} \quad 0.5 \, V_{2} \qquad . \qquad V_{1} \quad V_{1}$$

,

$$\Delta V_1|_{\Delta \alpha_1 = \Delta \alpha} = \Delta V_1|_{\Delta \alpha_1 = -\Delta \alpha}$$
(3.52)

,

$$(3.52) , , , , , \Delta V_{1f}, \Delta V_{1n} (3.50), (3.51) V_{SVG1} (3.53) .$$

•

가

$$V_{SVG1} = V_s \frac{1}{\sum_{n=1, \, 6m \pm 1} \frac{\cos\left(n\,\alpha_1\right)\cos\left(n\,\alpha_2\right)}{n^2 \cos\alpha_1 \cos\alpha_2}}$$
(3.53)

$$\alpha_1 = 5^\circ$$
,  $\alpha_2 = 31^\circ$  (3.53)

.

$$V_{SVG1} = 1.05 V_S$$
 .

 $V_1 = 0.5 V_2$ 

## Table 3.3

|                                                   | $V_{SVG1} \geq 1.05 V_s$ | $V_{SVG1}$ < 1.05 $V_s$ |
|---------------------------------------------------|--------------------------|-------------------------|
| V > 0.5 V                                         | $\Delta \alpha_1 < 0$    | $\Delta \alpha_1 > 0$   |
| <i>v</i> <sub>1</sub> > 0.3 <i>v</i> <sub>2</sub> | $\Delta \alpha_2 > 0$    | $\Delta \alpha_2 < 0$   |
| V < 0.5 V                                         | $\Delta \alpha_1 > 0$    | $\Delta \alpha_1 < 0$   |
| <i>v</i> <sub>1</sub> < 0.5 <i>v</i> <sub>2</sub> | $\triangle \alpha_2 < 0$ | $\Delta \alpha_2 > 0$   |

Table 3.3 Relation between control angle and harmonic voltage

Fig. 3.15

δ

 $V_{DC}$  ,

 $\Delta \alpha_1$ ,  $\Delta \alpha_2$ 



Fig. 3.15 Schematic diagram of control system

| 4                                                |                      |        |          |                          |
|--------------------------------------------------|----------------------|--------|----------|--------------------------|
| 4.1                                              |                      |        |          |                          |
|                                                  | SVC                  |        |          |                          |
|                                                  | Fig. 3.4             |        | SVC 5    |                          |
| r=1.0[ ],                                        | R=50[ ]              |        | 100[m s] | 200[V]<br>L=10[mH],<br>7 |
| Fig. 4.1<br>200[V]<br>Fig. 4.2 Fig.<br>200[V] 19 | 4.3<br>95[V], 200[V] | 185[V] | 0 [Var]  |                          |
| Fig. 4.4<br>205 [V]                              |                      |        |          | 200[V]                   |



Fig. 4.1 Compensation power at resistor mode



Fig. 4.2 Compensation power at condenser mode [ 200V 195V ]



Fig. 4.3 Compensation power at condenser mode [ 200V 185V ]



Fig. 4.4 Compensation power at reactor mode [ 200V 205V ]









Fig. 4.5 Variation of compensation power

$$\dot{v}_{L\alpha\beta}^{*} (3.23) \qquad \dot{q}_{L\alpha\beta}^{*}$$

$$(3.24) \qquad i_{Q\alpha\beta}^{*} ..$$

$$\begin{pmatrix} v_{L\alpha}^{*} \\ v_{L\alpha}^{*} \end{pmatrix} = \begin{pmatrix} \frac{q}{i}_{L\alpha}^{*} \\ \frac{q}{i}_{Q\alpha}^{*} \\ \frac{q}{i}_{Q\beta}^{*} \end{pmatrix} = \begin{pmatrix} \frac{Q}{AMP} \sin \theta \cos \theta \\ -Q^{*}_{AMP} \sin \theta \\ -Q^{*}_{AMP} \cos \theta \\ \frac{Q}{i}_{AMP}^{*} \cos \theta \\ \frac{Q}{i}_{AMP}^{*} \sin \theta \end{pmatrix} = \begin{pmatrix} V_{L}^{*} \cos \theta \\ V_{L}^{*} \sin \theta \end{pmatrix}$$

$$V_{L}^{*} = \frac{Q^{*}_{AMP}}{I_{AMP}}, \quad I_{AMP} = \sqrt{-i^{2} s_{VG} \alpha + -i^{2} s_{VG} \beta}$$
Fig.3.7  $\dot{v}_{L\alpha\beta}^{*}$ 

$$i_{Q\alpha\beta}^{*} = 90^{\circ} ...(4-1) \qquad V_{L}^{*} (\mathbf{f})$$

$$.$$

$$I_{AMP} (\mathbf{f})$$

 $Q^{*}_{AMP}$  (負) .  $\dot{v}^{*}_{L\alpha\beta}$   $i^{*}_{Q\alpha\beta}$  90° ,  $V^{*}_{L}$  (正) .  $Q^{*}_{AMP}$  (正)

 $Q^*_{AMP}$  SVC

.

 $1.05 V_s$   $1.0 V_s$ G Fig. 4.6 , 가 , Fig. 4.7  $V_1 = 0.5 V_2$ .  $V_{inv1} = V_S$   $V_{inv1} = 1.05 V_S$  $V_1 = 0.5 V_2$ ,  $V_1 = 0.5 V_2$ . 5 Fig. 4.8 . (a),(b) , (c),(d) 가 . 가 ,

,

,

.

•



Fig. 4.6 Experimental results without consideration of harmonic components



Fig. 4.7 Experimental results with consideration of harmonic components



Fig. 4.8 5 level voltage, current wave of C Mode

- (a),(b) Without consideration of harmonic components
- (c),(d) With consideration of harmonic components
r<sub>svg</sub>, . ΡI r<sub>SVG</sub>  $R^*$ ,  $V_{AMP}$ Fig.4.9, Fig.4.10 .  $L_{SVG} = L_{SVG} = 21[\%]$ .  $v_R$ 90 °  $i^*_{Qlphaeta}$ Fig.4.9 ΡI ,  $R^*$  $R^*$ 7 } 7 } .  $r_{SVG} = 8.0[\%]$  ,  $R^* = -7.3[\%],$  $R^* = 8.6[\%]$  .  $R^*$  $R^*$  $r_{SVG}$  7, , r<sub>SVG</sub>  $r_{SVG}$   $\dot{i}_{SVG}$  $r_{SVG}$  $R^* i^*_{Plphaeta}$ . SVC  $\dot{i}_{SVG}$  $i^*_{P\alpha\beta}$   $|i_{SVG}| = |i^*_{P\alpha\beta}|$  7.  $\dot{q}^{*}{}_{L\,lphaeta}$  $L_{SVG}$ Fig.3.6 ,  $R^*$  $r_{SVG}$ .

4.4

 $\dot{q}^*{}_{L\alpha\beta}$   $\dot{v}^*_R$ 







Fig. 4.9 Compensation resistance R<sup>\*</sup>



Fig.4.10 Response of  $V_{AMP}$ 



Fig. 4.11 Size of compensation resistance R\*



PC(Personal Computer),

.

4.5

Table 4.1 Specification of experimental equipments

|      | 200 [V]       |  |
|------|---------------|--|
|      | 3.5 [kVA]     |  |
|      | 8.37 [mH]     |  |
|      | 2200 [μF]     |  |
| IGBT | 2MB1150F-120  |  |
|      | (1200V 50A)   |  |
|      | 2F 150G- 100D |  |
|      | (1000V 50A)   |  |

### 4.5.1

Fig 4.8 5

•

50[A] 1200[V] 50[A] 1000[V] IGBT , 2200[µF] ,  $1.0[\mu F]$ IGBT .

•



Fig. 4.12. Main circuit of 5 level inverter

SVC , , DSP(Digital Signal Processor), PC(Personal Computer), , , Fig. 4.13 . : 3 가 (1) 200 : 6 . 878.7[Hz] . DSP AD . DSP ±5 [V] 220 [V] DSP 5 [V] 가 5.6° • , . (2) 50 : 1 : 5 , 20[ $k\Omega$ ], 1 . DSP AD 400[V] DSP 5 [V] 가 • (3) DSP, PC : DSP , , C •

4.5.2

| DSP | 12[ch] | IGBT |
|-----|--------|------|
|     |        |      |

| 24      | , Table 2.3 | i       | 2         | 1 가        |            |          |
|---------|-------------|---------|-----------|------------|------------|----------|
|         |             | 12[ch]  | . DSP     |            |            |          |
|         | 1.8 °       | 0.1[ms] |           |            |            |          |
|         |             |         |           |            |            |          |
| (4)     | : 7         | ł       |           |            | 5          |          |
|         | 가           | ,       |           |            |            | IGBT     |
|         | 가           |         |           |            |            |          |
|         |             |         |           |            |            |          |
|         |             |         |           |            |            |          |
| 3       | 가           |         |           |            |            |          |
|         | , IGBT      |         | IGB       | Г          | IC가        | ,        |
| 가       |             | IGBT    |           |            |            |          |
| 25      | ,           |         | wired-and |            |            |          |
|         |             |         |           |            |            |          |
|         |             |         |           |            |            |          |
| (5)     |             | : DSP   |           | 12[cł      | n] ,       |          |
| 24[ch]  |             | ,       |           |            |            | IGBT     |
|         |             |         |           | PLD        | (Programab | le Logic |
| Device) | 1           |         | 6.25      | $5[\mu S]$ | . PLD      |          |

| (6) |        | : IGBT |    |      |   |         |
|-----|--------|--------|----|------|---|---------|
|     | IC     |        | IC | TTL  | Н | +15[V], |
| L   | - 5[V] |        |    | IGBT |   |         |

.

-

.

,



Fig. 4.13 Configuration of SVC using 5 level inverter

. ,

.

.

## Fig. 4.14

$$v_{inv}$$

,

Fig. 4.14 
$$V_{COMPi}$$

,

$$(i=1,2)$$
  $\alpha_1, \alpha_2$ 

$$V_{COMPi} = \sin \alpha_i \tag{4.2}$$

$$v_{inv}^{*} .$$
(4.2)  $V_{COMPi} v_{inv}^{*} V_{COMP1} \ge v_{inv}^{*}$ 
 $V_{0} , V_{COMP1} \le v_{inv}^{*} \le V_{COMP2} V_{1} , V_{COMP2}$ 

 $v^*_{inv}$   $V_2$ 

.



Fig. 4.14 Signal relation between order value and gate pulse



가

.

가 FACTS 가

## SVC

. 5 SVC . 가

1.  $r_{SVG}$  $R^*$ .

2.

. 3. SVC ,

가 .

4.  $V_1 = 0.5 V_2$ 

.

5. 가

SVC 가 , 가 가 , , 가

•

.

- [1] 色川,:系統安定化技術"停止形無效電力補償裝置"へのパワ エレクトロ ニクスの適用,オーム, p.52,(昭 62-1)
- [2] 岡崎・小西・加護谷: "最近の無效電力補償システム", 富士時報 166 p.638, 平成 5年 10月
- [3] 柳谷・楠本・山添: "高壓大容量變換裝置", 富士時報 161 p.351,昭和 63年 5月
- [4] 松野・長澤・大峴・大西・石黑・竹田: "自勵式インパ-タを用いた停止
   形無效電力補償装置による系統安定度の向上", 電學論 B, Vol. 112, p.57,
   平成 4年 1月
- [5] 常盤,他:"電力系統用自勵式SVCの開發",電學論 B, Vol. 113, p168 1993
- [6] L. Gyugyi : "Power Electronics in electric utilities : Static Var Compensator." Proceeding of IEEE, Vol. 76, No. 4, April 1998.
- [7] L. Gyugyi · N. G. Hingorani · P. R. Nannery · N. Tai : "Advanced Static Var Compensator using gate turn-off thyristors for utility application," Proc. cigre, pp.23-28, 1990
- [8] C. Schauder · L. Gyugyi · T. W. Cease · A. Edris, : "Development of a 100MVA Static Condenser for voltage control of transmission system," IEEE, PES Summer meeting, pp.120-129, 1994
- [9] L. Gyugyi. : Dynamic compensation of ac transmission lines by soli d-state synchronous voltages sources." IEEE, PES Summer meeting pp.320-329, 1993
- [10] 市川: "大容量自勵式變煥器を用いた停止形無效電力補償裝置(自勵式 SVC)", 電學論 B, Vol. 112, p.461, 平成 4年 6月
- [11] : " ", Vol. 47, No. 3 pp.5-42

- [12] N.Choi et.al., "Modeling and Analysis of a Static Var Compensator Using Multilevel Voltage Source Inverter", IEEE/IAS Ann. Mtg. Conf. Rec., Vol.2, pp.901-908, 1993.
- [13] L. Gyugyi et al. : "Principles and applications of static thyristor controlled shunt compensators" IEEE Trans. Power App. and Sys., Vol. 97, No. 5 pp.1935-1945, Sept/Oct. 1978
- [14] L. T. Moran et al.: "Analysis and design of a three-phase synchronous solid-state var compensator" IEEE Trans. Ind. Appl., Vol. IA-25, No. 4, pp.598-608, July/Aug. 1989
- [15] Guk C. Choi et al. : "Analysis and controller design of a static var compensator using three-level GTO inverter", IEEE Trans. Power Electron., Vol. 11, No. 1, pp.57-65, Jan. 1996
- [16] 大垣他, "NPC インバ-タの中性点電位變動のメカニズムと抑制法",電氣學會半導體電力變換研究會資料, SPC-93-66, pp.61-70, 平成5年
- [17] 小笠原・澤田・安部・赤木: "中性點クランプ電壓形PWMインパ-タを用
   いたベクトル制御システム"電學論 D, Vol. 111, pp.930-935, 1991
- [18] 佐川・福田・大古灝: "3レベルインパ-タの中性點電位變動を抑制するPWM制御法"平成 5年電氣學會産業應用部門全國大會, pp.351-356
- [19] A. Nabae et.al., " A New Neutral-Point-Clamped PWM Inverter", IEEE Trans. Industry Applications, Vol. IA-17, No.5, pp.518-523, 1981.
- [20] Yiqiang Chen et.al., "Regulating and Equalizing DC Capacitance voltages in Multilevel STACOM", Conference Record of the 1996 IEEE/PES Summer Meeting, 96 SM 455-6 PWRD, 1996
- [21] F.Z.peng et.al., "Multilevel Voltage-Source Inverter with Separate DC Sources for Static Var Generation ", Conf. Rec. IEEE/IAS Ann. Mtg., Vol.3, pp.2541-2547, 1995.

- [22] Eguchi, Imura : "Self-commutated inverter for fuel cell power plant", IEEE, IAS, p.527, 1986
- [23] Edane, Yamamoto, Eguchi : "DDC controller for inverter in fuel cell dispersed generation plant", PCC-Yokohama, p.635, 1993
- [24] C. W. Edward, et al, : "Advanced Static Var Generator employing GTO Thyristors", IEEE Trans. on Power Delivery, Vol. 3, No. 4, pp.1622-1627, Oct. 1988
- [25] S. Mori, et al. : "Development of A Large Static Var Generator using Self-Commutated Inverters for Improving Power System Stability", IEEE PES Winter Meeting, Paper No. 92-WM165-1PWRS, Jan. 26-30, 1992

"

[26] " SVC 5

#### , 1998. 8

- [27] J. S. Lai et.al. : "Multilevel Converters-A new Breed of Power Converter", Conf. Rec. IEEE/IAS Ann. Mtg., Vol. 3, pp.2348-2356, 1995
- [28] R. W. Menzies et.al., : "Five Level GTO Inverters for Large Induction Motor Drives", Conf. Rec. IEEE/IAS Ann. Mtg.,
- [29] C. Hochgraf et.al., : "Comparison of Multilevel Inverters for Static Var Compensation", Conf. Rec. IEEE/IAS Ann. Mtg., pp.921-928, 1994
- [30] 林泉 : 電力系統, 昭晃堂 1976
- [31] 宮入壓太:最新電氣機器學,丸善1967
- [32] 關根康次 : 電力系統過渡解析論, オ-ム社 1984
- [33] 坂野鑛一・佐藤佳彦: "停止形無效電力補償裝置(SVC)の發電端設置例,日立評論 Vol. 76, No. 12 p.51 1994

- [34] Leuven EMTP Center : "Alternative Transients Program Rule Book" 1987
- [35] Branch of System Engineering banneuille Power Administration :"Electra-Magnetic Transients Program(EMTP) Theory Book", 1994
- [36] L. Dube, I. Bonfanti : "MODELS : A new Simulation Tool in the EMTP", ETEP Vol. 2, No. 1, Jan/Feb 1992
- [37] Juan A. Martinez : "Educational Use of EMTP MODELS for the Study of Rotating Machine Transients", 93 WM 126-3 PWRS 1993
- [38] L. Dube : "Users Guide to MODELS in ATP", 1996
- [39] 長谷川,他: "系統安定化用大容量自勵式無效電力補償裝置の開發", 電學論 D, Vol. 111, pp.845 1991
- [40] 藤田,他: "母線電壓の周波數偏差に着目した超傳導エネルギ-貯藏裝置による多機系統の動態安定度向上制御",電學論 B, Vol. 114, p137, 1994
- [41] 荒木恭一:受変電・發電設備の設計と運轉(上)(下), 電氣書院 1976
- [42] Mohan, Undeland, Robbins : "Power Electronics : Converters, Applications and Design", 1989
- [43] 横田・市川・深尾: "自勵式SVCに用いる5レベル變煥器の分壓点電位 制御の特異点"電氣學會半導體電力變換研究會資料, SPC-99-53, 1999.
- [44] 原田・道岡・市川・深尾: "自勵式SVCに用いる5レベル變換器の出力 電壓非對稱制御法 直流側分壓点電位の制御"電氣學會半導體電力變換 研究會資料, SPC-98-17, 1999.
- [45] Kalbermatten・橫田・市川・深尾: "5レベル變煥器を用いた無效電力補 償裝置の低スイツチング損失PWM制御法", 電氣學會半導體電力變換研究 會資料, SPC-99-32, 1999.
- [46] 近藤・原田・市川・深尾: "自勵式SVCの出力リアクトルの瞬時電力を指 令値とする制御方式による系統電壓の安定化"電氣學會半導體電力變換研 究會資料, SPC-97-31, 1997

- [47] 赤木・金澤・藤田・難波江: "瞬時無效電力の一般化理論とその應用"電 學論 B, Vol. 103, No. 7, p41-48 1983
- [48] 深尾: "有效電力と無效電力"電學誌 Vol. 101, p43-47 1981.
- [49] 井出 他: "コンデンサ分壓多レベルインバ-タを用いたSVG"電氣學會 半導體電力變換研究會資料, SPC-93-71, pp107-116
- [50] Ichikawa F. et al. : "Operating experiment of a 50MVA selfcommutated SVC at the Shin-shinano substation", Proceeding of the IPEC YOKOHAMA, pp.587-602, 1995

# APPENDK



Photo 1) Photograph of experimental apparatus



Photo 2) Photograph of gate driver